Default welcome nexperia!
产品搜索
    购物车
    74AUP2G32

    限量供应

    74AUP2G32

    图像仅供参考

    请参阅产品规格

    • 商品编号:
      74AUP2G32GXX
    • 简述:
      Low-power dual 2-input OR gate
    • 描述:

      The 74AUP2G32 is a dual 2-input OR gate. Schmitt-trigger action at all inputs makes the circuit tolerant of slower input rise and fall times. This device ensures very low static and dynamic power consumption across the entire VCC range from 0.8 V to 3.6 V. This device is fully specified for partial power down applications using IOFF. The IOFF circuitry disables the output, preventing the potentially damaging backflow current through the device when it is powered down.

    • 数据手册:
    库存10,000
    • 数量
    • 单价:
      ¥1.3734
    • 总价:
      ¥0.0000
    价格(包含13%的增值税)
    数量单价总价
    1¥1.3734¥1.3734
    500¥1.2486¥624.3000
    1000¥1.1891¥1,189.1000
    3000¥1.1325¥3,397.5000
    10000¥0.4715¥4,715.0000

    特性

    • Wide supply voltage range from 0.8 V to 3.6 V

    • CMOS low power dissipation

    • High noise immunity

    • Low static power consumption; ICC = 0.9 μA (maximum)

    • Latch-up performance exceeds 100 mA per JESD 78 Class II Level B

    • Overvoltage tolerant inputs to 3.6 V

    • Low noise overshoot and undershoot < 10 % of VCC

    • IOFF circuitry provides partial Power-down mode operation

    • Complies with JEDEC standards:

      • JESD8-12 (0.8 V to 1.3 V)

      • JESD8-11 (0.9 V to 1.65 V)

      • JESD8-7 (1.2 V to 1.95 V)

      • JESD8-5 (1.8 V to 2.7 V)

      • JESD8C (2.7 V to 3.6 V)

    • ESD protection:

      • HBM: ANSI/ESDA/JEDEC JS-001 class 3A exceeds 5000 V

      • CDM: ANSI/ESDA/JEDEC JS-002 class C3 exceeds 1000 V

    • Multiple package options

    • Specified from -40 °C to +85 °C and -40 °C to +125 °C

    暂无数据
    数据手册